Novel design of array multiplier

Authors

  • Seyyed Masoud Razavi DQ-CCNE/UFSM
  • Seyyed Reza Talebiyan

DOI:

https://doi.org/10.5902/2179460X20788

Abstract

In this paper a new array multiplier has been proposed, which has lower power consumption than the regular array multipliers. This technique has been applied on two conventional and leapfrog array multipliers. In the formation of 8×8 multiplier all designs proposed in this paper have been implemented using the HSPICE by the use of 180 nm TSMC technology at a supply voltage 1v. To verify the performance of the proposed structures, structures have been simulated in 130 nm & 65 nm PTM technologies. The simulation results show that applying the return technique in the array structures causes power consumption reduction and consequently PDP reduction. This improvement for 180 nm technology in the conventional array structure is 13.32 % and in the leapfrog array structure is 23.27 %. It should be noted that this technique substantially makes the number of transistors less and as a result area reduction.

Downloads

Download data is not yet available.

Published

2015-12-19

How to Cite

Razavi, S. M., & Talebiyan, S. R. (2015). Novel design of array multiplier. Ciência E Natura, 37, 312–319. https://doi.org/10.5902/2179460X20788

Issue

Section

Special Edition

Most read articles by the same author(s)